Top Banner
Intel’s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti
19

Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Mar 31, 2015

Download

Documents

Arjun Oare
Welcome message from author
This document is posted to help you gain knowledge. Please leave a comment to let me know what you think about it! Share it to your friends and learn new things together.
Transcript
Page 1: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Intel’s Low Power Technology

With High-K Dielectric

Balapradeep Gadamsetti

Page 2: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Why this is required? Continuation of Moore’s Law

Transistor scaling with increased performance and Reduced Power Consumption

Page 3: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Introduction Silicon Industry is scaling SiO2 for the

past 15 years and still continuing.

SiO2 is running out of atoms for further scaling but still scaling continues.

Page 4: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

What is a Transistor ?

A simple switch- current flows from source to drain when gate is at certainvoltage; otherwise it doesn’t flow

Gate dielectrics (SiO2) are only a few atomic layers thick at this thickness even being insulator current leaks through.

Now Leakage Power became an Issue !!

Page 5: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Seeking new materials to drive Moore’s Law

Page 6: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Replacing SiO2 a challenge?

Materials chosen for replacing SiO2 should be thicker (to reduce leakage power) but should have a “high-K” value.

What is High-K ? A measure of how much charge a material can hold.

“AIR” is the reference with “K=1”.

"High-k" materials, such as hafnium dioxide (HfO2), zirconium dioxide (ZrO2) and titanium dioxide (TiO2) inherently have a dielectric constant or "k" above 3.9, the "k" of silicon dioxide.

Page 7: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Dielectric reduces Leakage power

Page 8: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Problem’s with High-K Threshold Voltage Pinning- high-K and Polysilicon gate are

incompatible due to Fermi level pinning at the High-K and Polysilicon interface which causes high threshold voltages in transistors

Phonon scattering - High-K/ Polysilicon transistors exhibit severely degraded channel mobility due to the coupling of phonon modes in high-K to the inversion channel charge carriers.

Both the above problems limit the transistor switching speed !!!

Page 9: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

High-K and PolySi are Incompatible

Page 10: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Mobility degradation in High-k\PolySi

Page 11: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Phonon Scatterings

Page 12: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Solution- Metal Gates

Metal gate electrodes are able to decrease phonon scatterings and reduce the mobility degradation problem.

Challenges with Metal Gates

Requires metal gate electrodes with “CORRECT” work functions on High-K for both nMOS and pMOS transistors for high performance.

Page 13: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Work functions for nMOS and pMOS

Page 14: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Breakthroughs with Metal Gates

N-Type metal and P-Type metal with the CORRECT work functions on high-K have been engineered.

High-K\metal-gate stack achieves nMOS and pMOS channel mobility close to SiO2's.

High-K\metal-gate stack shows significantly lower gate leakage than SiO2.

Page 15: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

High-Metal-gate reduces leakage

Page 16: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

pMOS mobility graph

Page 17: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

nMOS mobility graph

Page 18: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

Conclusion Intel achieved 20 percent improvement in

transistor switching speed

Reduced transistor gate leakage by over 10 fold.

Integration of more than 400 million transistors for dual-core processors and more than 800 million for quad-core in Intel® 45nm high-k metal gate silicon technology.

Page 19: Intel s Low Power Technology With High-K Dielectric Balapradeep Gadamsetti.

References http://www.intel.com/technology/silicon/hi

gh-k.htm

http://www.physorg.com/news80.html

http://www.eetimes.com/conf/iedm/showArticle.jhtml?articleID=18305166&kc=5012