Design of benchmark circuit s5378 for reduced scan mode activity

Post on 06-Jan-2016

59 Views

Category:

Documents

3 Downloads

Preview:

Click to see full reader

DESCRIPTION

Nelson Sunwoo. Design of benchmark circuit s5378 for reduced scan mode activity. objective. Modify s5378 to full scan design Modify scan flip flops to prevent switching in combination logic Compare average power consumption of original and enhanced design. Problem with testing. - PowerPoint PPT Presentation

Transcript

Nelson Sunwoo

Modify s5378 to full scan design

Modify scan flip flops to prevent switching in combination logic

Compare average power consumption of original and enhanced design

Scan shift causes redundant switching in combination logic.

Power dissipation during the test mode is up to three times higher than normal mode.

DFFmux

SE

SI

DQ

SO0

1

Scan flip-flop

Combinational logic

Scan flip- flops

Primary inputs

Primary outputs

SI

SO

SE

DQ

Scan flip- flops

Scan flip- flops

. .

.

Scan Flip Flop

technology: TSMC 0.18umVdd: 1.8Vclock speed: 1GHz1000 random vector sets- inputs (0.5 activity)

- Scan in (random)

Original design

Modified design

Power reduction

Average Power 52.559mW 36.252mW 31 %

S. Gerstendrfer and H. J. Wunderlich, Minimized Power Consumption for Scan-based BIST, International Test Conference, 1999, pp 77-84.

top related