Top Banner
Digital logic families
38
Welcome message from author
This document is posted to help you gain knowledge. Please leave a comment to let me know what you think about it! Share it to your friends and learn new things together.
Transcript
Page 1: digital logic_families

Digital logic families

Page 2: digital logic_families

Digital logic families

• Digital integrated circuits are classified not only by their complexity or logical

operation, but also by the specific circuit technology to which they belong.

• A logic family is a collection of different integrated-circuit chips that have similar input, output, and internal circuit characteristics, but they perform different logic functions (AND, OR, NOT, etc.).

• The electronic components used in the construction of the basic circuit are usually used as the name of the technology. The following are the most popular:

– RTL resistor-transistor logic (obsolete)

– DTL diode-transistor logic (obsolete)

– TTL transistor-transistor logic (widespread, standard)

– ECL emiter-coupled logic (high speed)

– MOS PMOS, NMOS metal-oxide semiconductor (high component density)

– CMOS complementary metal-oxide semiconductor (low power

consumption)

Page 3: digital logic_families

Various series of the TTL Logic family

TTL Series Prefix Example

Standard TTL 74 7486High-speed TTL 74H 74H86Low-power TTL 74L 74L86Schottky TTL 74S 74S86Low-power Schottky TTL 74LS 74LS86Advanced Schottky TTL 74AS 74AS86Advanced Low-power Schottky TTL 74ALS 74ALS86

Page 4: digital logic_families

Various series of the CMOS Logic family

CMOS Series Prefix Example

Original CMOS 40 4009Pin compatible with TTL 74C 74H04High-speed and pin compatible with TTL 74HC 74HC04High-speed and electrically compatible with TTL 74HCT 74HCT04Very High-speed and pin compatible with TTL 74VHC 74VHC04Very High-speed and electrically compatible with TTL 74VHCT 74VHCT04Advanced High-speed and pin compatible with TTL 74AHC 74AHC04Advanced High-speed and electrically compatible with TTL 74AHCT 74AHCT04Fast and electrically compatible with TTL 74FCT 74 FCT 04Fast and electrically compatible with TTL with TTL VOH 74FCT-T 74 FCT04T

Page 5: digital logic_families

Why NAND and NOR are so popular?

• Logical inversion comes free as a result an inverting gate needs smaller number of transistors compared to the non-inverting one.

• In CMOS, and in most other logic families, the simples gates are inverters, and the next simplest are NAND and Nor gates.

Page 6: digital logic_families

CMOS NAND Gates

• Use 2n transistors for n-input gate

Page 7: digital logic_families

• 2-input AND gate:

Page 8: digital logic_families

Electrical Characteristics

• The characteristics of digital logic families are usually compared by analyzing the circuit of the basic gate in each family:

• the most important parameters are:

• fan-out specifies the number of standard loads that the output can drive without impairing its normal operation.

• A standard load is usually defined as the amount of current needed by an input of another similar gate of the same family.

• Power dissipation is the power consumed by the gate

• propagation delay is the average transition delay time for the signal to propagate from input to output.

• Noise margin is the minimum external noise vo,ltage that causes an undesirable change in the circuit output.

Page 9: digital logic_families

Data sheet for 74HC00 CMOS NAND gates

Page 10: digital logic_families

Logic Levels and Noise Margin for CMOS devices

Page 11: digital logic_families

Logic Levels and Noise Margin for CMOS devices

VOHmin the minimum output voltage in the HIGH state

VIHmin the minimum input voltage in the HIGH state

VILmax the maximum input voltage in the LOW state

VOLmax the maximum output voltage in the LOW state

Page 12: digital logic_families

Logic Levels and Noise Margin for CMOS devices

Page 13: digital logic_families

Logic Levels and Noise Margin for CMOS devices

Page 14: digital logic_families

Circuit behaviour with resistive loads

• An output must sink current from a load when the output is in the LOW state.

• An output must source current to a load when the output is in the HIGH state.

Page 15: digital logic_families

loading calculation

• Need to know “on” and “off” resistances of

output transistors, and know the characteristics of the load.

Page 16: digital logic_families

Calculate for LOW and HIGH state

Page 17: digital logic_families

Output-voltage drops

• Resistance of “off” transistor is > 1 Megaohm, but resistance of “on” transistor is nonzero,– Voltage drops across “on” transistor, V = IR

• For “CMOS” loads, current and voltage drop are negligible.

• For TTL inputs, LEDs, terminations, or other resistive loads, current and voltage drop are significant and must be calculated.

Page 18: digital logic_families

Calculate for LOW and HIGH state

Page 19: digital logic_families

Limitation on DC load

• If too much load, output voltage will go outside of valid logic-voltage range.

• VOHmin, VIHmin

• VOLmax, VILmax

Page 20: digital logic_families

Output-drive specs• VOLmax and VOHmin are specified for certain output-

current values, IOLmax and IOHmax.

– No need to know details about the output circuit, only the load.

Page 21: digital logic_families

Input-loading specs• Each gate input requires a certain amount of current to drive it in the

LOW state and in the HIGH state.– IIL and IIH

– These amounts are specified by the manufacturer.

• Fanout calculation– (LOW state) The sum of the IIL values of the driven inputs may not exceed IOLmax

of the driving output.

– (HIGH state) The sum of the IIH values of the driven inputs may not exceed IOHmax of the driving output.

– Need to do Thevenin-equivalent calculation for non-gate loads (LEDs, termination resistors, etc.)

Page 22: digital logic_families

TTL Electrical Characteristics

Page 23: digital logic_families

TTL LOW-State Behavior

Page 24: digital logic_families

TTL HIGH-State Behavior

Page 25: digital logic_families

TTL Logic Levels and Noise Margins

• Asymmetric, unlike CMOS

• CMOS can be made compatible with TTL– “T” CMOS logic families

Page 26: digital logic_families

CMOS vs. TTL Levels

CMOS levels TTL levels

CMOS with TTL Levels-- HCT, FCT, VHCT, etc.

Page 27: digital logic_families

TTL differences from CMOS

• Asymmetric input and output characteristics.

• Inputs source significant current in the LOW state, leakage current in the HIGH state.

• Output can handle much more current in the LOW state (saturated transistor).

• Output can source only limited current in the HIGH state (resistor plus partially-on transistor).

• TTL has difficulty driving “pure” CMOS inputs because VOH = 2.4 V (except “T” CMOS).

Page 28: digital logic_families

AC Loading

• AC loading has become a critical design factor as industry has moved to pure CMOS systems.– CMOS inputs have very high impedance, DC

loading is negligible.– CMOS inputs and related packaging and wiring

have significant capacitance.– Time to charge and discharge capacitance is a

major component of delay.

Page 29: digital logic_families

Transition times

Page 30: digital logic_families

Circuit for transition-time analysis

Page 31: digital logic_families

HIGH-to-LOW transition

Page 32: digital logic_families

Exponential rise time

Page 33: digital logic_families

LOW-to-HIGH transition

Page 34: digital logic_families

Exponential fall time

t = RC time constantexponential formulas, e-t/RC

Page 35: digital logic_families

Transition-time considerations• Higher capacitance ==> more delay

• Higher on-resistance ==> more delay

• Lower on-resistance requires bigger transistors

• Slower transition times ==> more power dissipation (output stage partially shorted)

• Faster transition times ==> worse transmission-line effects (Chapter 11)

• Higher capacitance ==> more power dissipation (CV2f power), regardless of rise and fall time

Page 36: digital logic_families

Open-drain outputs

• No PMOS transistor, use resistor pull-up

Page 37: digital logic_families

What good is it?

• Open-drain bus

• Problem -- really bad rise time

Page 38: digital logic_families

Open-drain transition times

• Pull-up resistance is larger than a PMOS transistor’s “on” resistance.

• Can reduce rise time by reducing pull-up resistor value– But not too much